ENEE 206

Feburuary 10, 2004



Laboratory 3 - Switching Circuits and Digital Logic Analysers

A. Lab Goals

B. Background Reading

C. Definitions

D. Lab Equipment

  • The Digital Logic Analyzer(DLA) is a powerful piece of test equipment and we will only learn to use a few of its features in the course.

    E. New Hardware

    F. Circuit Analysis

    G. Helpful Hints

    Read 1 through 4.

    Laboratory 3 Description - Swithcing Circuits and Digital Logic Analyzers

    Objective:



    Available Hardware:

    Pre-lab preparation:

      Part I - SOP Design

    1. Design a minimum SOP realization of f(X4, X3,X2,X1) using only TTL NAND gates.
    2. Draw the logic diagram and wiring diagram for the circuit.
    3. Use PSpice to simulate the SOP circuit and plot the output and the variable signals as a function of time when you use a 74163 to generate the input signals.

      Part II - POS Design

    4. Design a minimum POS realization of f(X4, X3, X2 X1) using only TTL NOR gates.
    5. Draw the logic diagram and wiring diagram fot the circuit.
    6. Use PSpice to simulate the POS circuit and plot the output and the variable signals as a function of time when you use a 74163 to generate the input signals.

      See sample logic diagrams, sample wiring diagram, and sample output plots.

      Part III - CMOS POS Design

    7. Draw the wiring diagram for the POS circuit using CMOS technology.

      Part IV - CMOS SOP Design

    8. Draw the wiring diagram for the SOP circuit using CMOS technology.

    Experimental Procedure:

    During this experiment, be certain that you:

    Post-lab analyhsis: